ISSN:
1077-3118
Source:
AIP Digital Archive
Topics:
Physics
Notes:
A scheme for selective electroless copper patterning of Si wafers has been developed with palladium silicide as the catalytic layer initiating copper deposition. Thermal conversion of a palladium layer to silicides on a SiO2 patterned silicon substrate, followed by an acid etching of the unreacted palladium on the SiO2 surfaces, leaves only the silicided regions at the base of the windows for electroless copper deposition. Excellent via-filling down to 0.5-μm dimensions and an aspect ratio of 6 has been demonstrated. The thin copper deposited on the Pd2Si has a resistivity of ∼2.0 μΩ cm. Contactless photocarrier decay measurements indicate virtually no degradation of Si lifetimes by these processing steps.
Type of Medium:
Electronic Resource
URL:
http://dx.doi.org/10.1063/1.105674