ALBERT

All Library Books, journals and Electronic Records Telegrafenberg

Your email was sent successfully. Check your inbox.

An error occurred while sending the email. Please try again.

Proceed reservation?

Export
Filter
  • Books
  • Articles  (54)
  • Other Sources
  • fault simulation  (29)
  • High-temperature superconductivity  (25)
  • Springer  (54)
  • Frontiers
  • MDPI Publishing
  • Electrical Engineering, Measurement and Control Technology  (54)
Collection
  • Books
  • Articles  (54)
  • Other Sources
Keywords
Publisher
  • Springer  (54)
  • Frontiers
  • MDPI Publishing
Years
Topic
  • Electrical Engineering, Measurement and Control Technology  (54)
  • Physics  (25)
  • 1
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 463-476 
    ISSN: 1573-0727
    Keywords: Delay testing ; design for testability ; fault simulation ; path delay faults ; redundancy removal ; synthesis for testability
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Some false paths are caused by redundant stuck-at faults. Removal of those stuck-at faults automatically eliminates such false paths from the circuit. However, there are other false paths that are not associated with any redundant stuck-at fault. All segments of such a false path are shared with other testable paths. We focus on the elimination of this type of false paths. We use a non-enumerative path delay fault simulator based on the path status graph (PSG) data-structure, which duplicates selected gates to separate the detected and undetected path delay faults. The expanded circuit may contain new redundant stuck-at faults, corresponding to those undetected paths that are false. This happens because the expanded circuit has some new interconnects with only false paths passing through them. Such links become the sites for redundant stuck-at faults. Removal of these redundant faults eliminates false paths. The reported results show that the quality of the result may depend on the coverage of testable paths by the vectors that are simulated. When non-enumerative path delay simulation and implication-based redundancy removal techniques are used, the present procedure of false-path elimination can be applied to very large circuits.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 2
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 269-278 
    ISSN: 1573-0727
    Keywords: analog testing ; fault simulation ; test optimisation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Analog integrated circuit testing and diagnosis is a very challenging problem. The inaccuracy of measurements, the infinite domain of possible values and the parameter deviations are among the major difficulties. During the process of optimizing production tests, Monte Carlo simulation is often needed due to parameter variations, but because of its expensive computational cost, it becomes the bottleneck of such a process. This paper describes a new technique to reduce the number of simulations required during analog fault simulation. This leads to the optimization of production tests subjected to parameter variations. In Section 1 a review of the state of the art is presented, Section 2 introduces the algorithm and describes the methodology of our approach. The results on CMOS 2-stage opamp and Fifth-order Low-pass switched-capacitor Filter are given in Sections 3 and conclusions in Section 4.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 3
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 279-288 
    ISSN: 1573-0727
    Keywords: MEMS ; defects ; failure modes ; fault modeling ; HDLs ; fault simulation ; nodal simulation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract As stable fabrication processes for MicroElectroMechanical Systems (MEMS) emerge, research efforts shift towards the design of systems of increasing complexity. The ways in which testing is going to be performed for large volume complex devices embedding MEMS are not known. As in the microelectronics industry, the development of cost-effective tests for larger systems may well require test stimuli targeting actual faults, developing fault lists and fault models for realistic manufacturing defects and failure modes, and using fault simulation as a major approach for assessing testability and dependability. In this paper, we illustrate how fault-based testing can be extended to MEMS, both for bulk and surface micromachining technologies, making possible the reuse of analog testing techniques.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 4
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 521-539 
    ISSN: 1573-0727
    Keywords: fault simulation ; compaction ; fault diagnosis ; vector restoration ; validation and refinement
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Given a test sequence and a list of faults detected by the sequence, vector restoration techniques extract a minimal subsequence that detects a chosen subset of modeled faults. Vector restoration techniques are useful in static compaction of test sequences and in fault diagnosis. We propose a new vector restoration technique that is a significant improvement over the state of the art in several ways: (1) a sequence of length n can be restored with only O(n log 2 n) simulations while known approaches require simulation of O(n 2) vectors, (2) a two-step restoration process is used that makes vector restoration practical for large designs, and (3) restoration process for several faults is overlapped to provide significant acceleration in vector restoration. Our new ideas can be used to improve run-times of known static compaction and fault diagnosis methods. We integrated the proposed vector restoration technique into a static test sequence compaction system. Our experiments show that the new restoration technique, as compared to known techniques (Proceedings of Int. Conf. on Computer Design, University of Iowa, Aug. 1997, pp. 360–365.), is (1) about 2 times faster for the ISCAS benchmark circuits, and (2) 3 to 5 times faster on large, industrial designs. Using the new restoration technique, we successfully processed large industrial designs that could not be handled by earlier techniques (Proceedings of Int. Conf. on Computer Design, University of Iowa, Aug. 1997, pp. 360–365.) in 2 CPU days.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 5
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 575-589 
    ISSN: 1573-0727
    Keywords: design validation ; error modeling ; fault simulation ; logic design ; test generation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We investigate an automated design validation scheme for gate-level combinational and sequential circuits that borrows methods from simulation and test generation for physical faults, and verifies a circuit with respect to a modeled set of design errors. The error models used in prior research are examined and reduced to five types: gate substitution errors (GSEs), gate count errors (GCEs), input count errors (ICEs), wrong input errors (WIEs), and latch count errors (LCEs). Conditions are derived for a gate to be testable for GSEs, which lead to small, complete test sets for GSEs; near-minimal test sets are also derived for GCEs. We analyze undetectability in design errors and relate it to single stuck-line (SSL) redundancy. We show how to map all the foregoing error types into SSL faults, and describe an extensive set of experiments to evaluate the proposed method. These experiments demonstrate that high coverage of the modeled errors can be achieved with small test sets obtained with standard test generation and simulation tools for physical faults.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 6
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 15 (1999), S. 239-254 
    ISSN: 1573-0727
    Keywords: fault coverage estimation ; fault simulation ; test generation ; tolerance ; hyperactivity reduction
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We present fast, dynamic fault coverage estimation techniques for sequential circuits that achieve high degrees of accuracy and significant reductions in the number of injected faults and faulty-event evaluations. In the proposed techniques, we dynamically reduce injection of hyperactive faults as well as faults whose effects never propagate to a flip-flop or primary output. Suppression and over-specification of potential fault-effects are also investigated to reduce faulty-event evaluations. Experiments show that our methods give very accurate estimates with frequently greater speedups than the sampling techniques for most circuits. Most significantly, the proposed techniques can be combined with the sampling approach to obtain speedups comparable to small sample sizes and retain estimation accuracy of large fault samples.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 7
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 15 (1999), S. 219-238 
    ISSN: 1573-0727
    Keywords: fault simulation ; symbolic simulation ; SOT ; MOT ; BDD
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We present a fault simulator for synchronous sequential circuits that combines the efficiency of three-valued logic simulation with the exactness of a symbolic approach. The simulator is hybrid in the sense that three different modes of operation—three-valued, symbolic and mixed—are supported. We demonstrate how an automatic switching between the modes depending on the computational resources and the properties of the circuit under test can be realized, thus trading off time/space for accuracy of the computation. Furthermore, besides the usual Single Observation Time Test Strategy (SOT) for the evaluation of the fault coverage, the simulator supports evaluation according to the more general Multiple Observation Time Test Strategy (MOT). Numerous experiments are given to demonstrate the feasibility and efficiency of our approach. In particular, it is shown that, at the expense of a reasonable time penalty, the exactness of the fault coverage computation can be improved even for the largest benchmark functions.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 8
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 14 (1999), S. 49-55 
    ISSN: 1573-0727
    Keywords: ATPG ; fault simulation ; fault modelling
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Most industrial digital circuits contain three-state elements besides pure logic gates. This paper presents a gate delay fault simulator for combinational circuits that can handle three-state elements like bus drivers, transmission gates and pulled busses. The well known delay faults--“slow-to-rise” and “slow-to-fall”--are considered as well as delayed transitions from isolating signal state “high impedance” to binary states ‘0’ and ‘1’ and vice versa. The presented parallel delay fault simulator distinguishes between non-robust, robust and hazard free tests and determines the quality of a test. Experimental results for ISCAS85/89 benchmark circuits are presented as well as results for industrial circuits containing three-state elements.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 9
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 12 (1999), S. 649-654 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; two-dimensional Hubbard model
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We considered anisotropic superconductivity within the two-dimensional Hubbard model extended by pairing correlations originating from the electron–phonon interaction. To discuss the onset of superconductivity close to the insulator–metal transition, we used the Hubbard I approximation to account for the formation of the insulating gap and see the role of Coulomb correlations for superconducting pairing. It has been shown that the Hubbard I approximation reflects effective pairing interactions genuine for correlated electron systems and leads to the stabilization of the superconductivity in the d-wave channel. One may expect the cooperation of phonon-free and phonon-induced mechanism in the formation of thed-wave superconducting state.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 10
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 11 (1998), S. 769-774 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; two-dimensional Hubbard model
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The interlayer tunneling in high-temperature superconductors has been reconsidered beyond the mean-field approximation. The modification of the quasiparticle spectrum originating from the momentum-conserving interlayer transportation of Cooper pairs has been taken into account exactly. The pronounced reduction of the superconducting transition temperature when compared to the mean-field solution can be observed. Our self-consistent Green's functions approach allows for incorporation of Coulomb correlation and gives support for the mixed s- and d-wave scenario of high-temperature superconductivity.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 11
    Electronic Resource
    Electronic Resource
    Springer
    Analog integrated circuits and signal processing 16 (1998), S. 141-155 
    ISSN: 1573-1979
    Keywords: analog simulation ; analog test ; fault simulation ; fault modeling ; analog VHDL
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Fault simulation is an accepted part of the test generation procedure for digital circuits. With complex analog and mixed-signal integrated circuits, such techniques must now be extended. Analog simulation is slow and fault simulation can be prohibitively expensive because of the large number of potential faults. We describe how the number of faults to be simulated in an analog circuit can be reduced by fault collapsing, and how the simulation time can be reduced by behavioral modeling of fault-free and faulty circuit blocks. These behavioral models can be implemented in SPICE or in VHDL-AMS and we discuss the merits of each approach. VHDL-AMS does potentially offer advantages in tackling this problem, but there are a number of computational difficulties to be overcome.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 12
    ISSN: 1573-0727
    Keywords: delay test ; fault simulation ; path-delay faults ; transition faults ; statistical fault analysis
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We present a technique to statistically estimate path-delay fault coverage for synchronous sequential circuits. We perform fault-free simulation using a multivalue algebra and accumulate signal transition statistics, from which we calculate controllabilities of all signals and sensitization probabilities for all gates and flip-flops. We use a rated clock testing model where all time frames operate at the rated clock. We obtain path observabilities either by enumerating paths in the all-paths method, or by a nonenumerative method considering only the longest paths. The path-delay fault detectability is the product of observabilities of signals on paths from primary inputs (PIs) or pseudo-primary inputs (PPIs) to primary outputs (POs) or pseudo-primary outputs (PPOs), and the controllability on the corresponding PI or PPI. We use the optimistic update rule of Bose et al. for updating latches during logic simulation. When compared with exact fault simulation, the average absolute deviation in our statistical fault coverage estimation technique is 1.23% and the very worst absolute deviation was 6.59%. On average, our method accelerates delay fault coverage computation four times over an exact path delay fault simulator.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 13
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 13 (1998), S. 315-319 
    ISSN: 1573-0727
    Keywords: cell fault model (CFM) ; stuck-at fault model ; fault simulation ; test pattern generation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Cell Fault Model (CFM) is a well-adopted functional fault model used for cell-based circuits. Despite of the wide adoption of CFM, no test tool is available for the estimation of CFM testability. The vast majority of test tools are based on the single stuck-at fault model. In this paper we introduce a method to calculate the CFM testability of a cell-based circuit using any single stuck-at fault based test tool. Cells are substituted by equivalent cells and Test Generation and Fault Simulation for CFM are emulated by Test Generation and Fault Simulation for a set of single stuck-at faults of the equivalent cells. The equivalent cell is constructed from the original cell with a simple procedure, with no need of knowledge of gate-level implementation, or its function. With the proposed methodology, the maturity and effectiveness of stuck-at fault based tools is used in testing of digital circuits, with respect to Cell Fault Model, without developing new tools.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 14
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 13 (1998), S. 7-17 
    ISSN: 1573-0727
    Keywords: analog test ; fault modeling ; fault simulation ; noise ; jitter ; behavioral fault modeling
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract It is important to predict noise at the early stages of a top-down design. In this paper, we propose a methodology to model phase noise or jitter, a key specification for phase-locked loops, using a mixed-signal hardware description language, and to simulate the effects of catastrophic faults on the phase jitter at the behavioral level. In contrast to existing approaches which either require dedicated noise simulators or postpone noise and fault simulation to the transistor level, we have successfully demonstrated that noise in a voltage-controlled oscillator (VCO), power supply noise, and their effects on the overall phase jitter within a faulty PLL can be modeled and simulated earlier on at the behavioral level. Our simulation results are consistent with experimentally-verified theoretical predictions.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 15
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 11 (1998), S. 667-671 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; two-dimensional Hubbard model
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We have considered the problem of s-wave and d-wave superconductivity in the two-layer Hubbard model close to the metal-insulator transition. To mimic the formation of the insulating gap, the Coulomb correlations have been taken into account within the Hubbard I approximation. The interlayer momentum-conserving Josephson tunneling between the layers has been included on the mean-field level. We demonstrate that the interlayer tunneling may contribute to the occurrence of mixed d + s wave symmetry of the superconducting state with a dominating d-wave component at a low concentration of holes. The problem of the validity of the pair-tunneling model is also briefly discussed.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 16
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 11 (1998), S. 239-244 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; pressure effect ; wave functions overlap ; dependence on doping ; impurity model
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The model of the pressure effect on the critical temperature T c in high-temperature superconductors [11], earlier proposed by the present author and consisting in the increase of the pair wave function overlap with increase in pressure p that in its manifestations is equivalent to an increase in doping, is compared with the recent experimental data [1–4]. By making this model more precise for inhomogeneous specimens, we obtained the doping region near the optimal one where the critical temperature is independent of doping, and the pressure region where it is independent of pressure. It is shown that, as observed in [1,2], the dependence of dT c/dp on doping in HgBa2CuO4+δ after excluding the influence of the specimen's inhomogeneous structure is explained satisfactorily by the model of [11]. So the introduction in [1,2] of a term in T c proportional to p 2 is unnecessary. An analogous comparison is made for YBa2Cu3O6+y .
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 17
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 11 (1998), S. 677-682 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; ferrons ; barrier
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We study the behavior of an extra hole added to the ground state of the antiferromagnetically ordered CuO2 plane. Both the Cu--O hybridization and the O--O transfer are taken into account. As has been shown previously (V. Hizhnyakov and E. Sigmund, Physica C 156, 655 [1988]), the energetically most favorable situation is given when a localized state is formed in which the antiferromagnetic order is locally destroyed and a small ferromagnetic cluster is built up. We show that due to the increase of the magnetic energy induced by the spin–flip process (E s∼0.15 eV), the localized and the metastable free-hole states are separated by a barrier of energy (E b∼0.05 eV), which can reveal itself in various kinetic phenomena.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 18
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 10 (1997), S. 271-276 
    ISSN: 1573-0727
    Keywords: fault simulation ; bridging faults ; binary decision diagrams (BDDs)
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This paper introduces a new fault simulation methodology based onsymbolic handling of fault effects. Boolean variables are related tofaulty signals, and fault effects are propagated by computing gateoutput expressions by means of BDDs. The proposed technique canhandle in a single simulation step such faults as resistive bridges,that exhibit a parametric behavior, thus requiring more simulationswith conventional techniques.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 19
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 10 (1997), S. 277-282 
    ISSN: 1573-0727
    Keywords: fault simulation ; logic simulation ; parallel simulation ; parallelization ; workload distribution
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Simulation at the gate level is computationally very expensive.Parallel processing is one technique to reduce simulation time.Possessing knowledge of the distribution of computational activity insimulation can aid in parallelizing it efficiently. We present a newcharacterization of the distribution of the computational workload infault simulation. An empirical analysis shows that the workloaddistribution is circuit specific, and is largely independent of thevector set being simulated. An inexpensive method to predict theworkload distribution is also discussed.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 20
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 8 (1996), S. 143-152 
    ISSN: 1573-0727
    Keywords: fault simulation ; mixed-signal systems ; bridging faults
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This paper proposes a solution to achieve the global fault simulation for mixed-signal systems. Fault models for analog defects are introduced. Short-circuit defects, involving two digital nodes or involving a digital and an analog node, are also supported. Short-circuit modelling is achieved by a local analog simulation and by means of new mixed-signal models suggested for CMOS devices. Using a commercially available mixed-signal simulator, we built surrounding tools to automate the fault simulation. By processing the circuit description files, they allow generating and reducing a fault list and controlling the fault simulation, Simulation results are also processed in order to produce an exhaustivity report and a selection of the best test vectors.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 21
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 9 (1996), S. 29-41 
    ISSN: 1573-0727
    Keywords: testing ; mixed-signal ; fault simulation ; arithmetic distance
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract The rapidly evolving role of analog signal processing has spawned off a variety of mixed-signal circuit applications. The integration of the analog and digital circuits has created a lot of concerns in testing these devices. This paper presents an efficient unified fault simulation platform for mixed-signal circuits while accounting for the imprecision in analog signals. While the classical stuck-at fault model is used for the digital part, faults in the analog circuit cover catastrophic as well as parametric defects in the passive and active components. A unified framework is achieved by combining a discretized representation of the analog circuit with the Z-domain representation of the digital part. Due to the imprecise nature of analog signals, an arithmetic distance based fault detection criterion and a statistical measure of digital fault coverage are proposed.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 22
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 9 (1996), S. 267-277 
    ISSN: 1573-0727
    Keywords: logic simulation ; fault simulation ; parallel sequence simulation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract A novel parallel sequence fault simulation (PSF) algorithm for synchronous sequential circuits is presented. The algorithm successfully extend the parallel pattern method for combinational circuits to sequential circuits by proposing a multiple-pass mechanism to overcome the state dependency in sequential circuits. The fault simulation is performed in parallel by partitioning the entire sequence into subsequences of equal length. Furthermore, techniques are developed to minimize the number of simulation passes. Notably, two compact counters, C x and C d , are proposed to faciliate the early stabilization detection of faulty circuit simulation with minimum space overhead. The experimental results on the benchmark circuits show that the speedup ratio over a serial sequence fault simulator based on ROOFS is 9.16 on average for pseudo random vectors. The parallel sequence algorithm of PSF is especially adaptable to parallel and distributed simulation which exploits sequence partition.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 23
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 9 (1996), S. 81-87 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; two-dimensional Hubbard model ; Eliashberg equations
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We discuss the impact of the strong electron-phonon interactions on the physical properties of correlated electrons in the two-dimensional Hubbard model. An easy access to the physical properties of the superconducting state is obtained by solving the Eliashberg equations with explicit momentum-dependent kernels. In order to facilitate the numerical procedure to solve these equations, correlations are treated within the Gutzwiller approximation (i.e., mean-field-slave boson approximation). Our results strongly support the view thatd-wave symmetry is the most important feature of the superconducting state in the copper oxides. A possible extension beyond the mean field approximation is also presented.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 24
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 9 (1996), S. 113-119 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; Fermi liquid ; layered structure ; disordered magnetic correlations
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract Using the Eliashberg equations for superconductivity in a layered high-temperature superconductor and taking into consideration the phonon-mediated electron-electron interaction and the effect of the disordered magnetic correlations, we calculated the expressions for the critical temperature. The phonon and the magnetic kernels have a logarithmic divergence in the lowfrequency limit and the critical temperature differs from the McMillan form. The effect of various parameters on the decrease of the critical temperature has been analyzed. The renormalization functionZ ph (ω) contains a logarithmic dependence onω.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 25
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 9 (1996), S. 33-42 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; impurity mechanism ; localization ; percolation threshold ; irreversibility line ; Meissner fraction
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The impurity mechanism proposed earlier is used to interpret the magnetic properties of hightemperature superconductors. The appearance of superconductive granules and the existence of weak bonds in grains of ceramics and in single crystals is explained. The irreversibility line is obtained and its new interpretation as the line of thresholds of appearance of infinite nonsuperconductive cluster is given. The relaxation time of the magnetic susceptibility in alternating magnetic fields is calculated. The decrease of the Meissner fraction with increase in magnetic field and decrease in doping, and other magnetic properties are explained.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 26
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 9 (1996), S. 373-378 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; photoemission spectroscopy ; electronic structure ; pairing symmetry ; Fermi surface
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We continue to study Bi2Sr2CaCu2O8+δ with angle-resolved photoemission spectroscopy, in order to gain detailed knowledge of the high-temperature superconductors' electronic structure. While the photoemission community has already established some important general characteristics of this material, continued investigation reveals a rich variety of details. In the superconducting state, we have looked for details in the gap anisotropy. In the normal state, we have concentrated on the evolution of the Fermi surface as the carrier doping is reduced.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 27
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 9 (1996), S. 571-578 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; two-dimensional Hubbard model ; Eliashberg equation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We consider the two-dimensional Hubbard model including electron-phonon interaction. Strong local correlations (U→∞ limit) are taken into account within the mean-field approximation for auxiliary boson fields. Phonon-assisted transitions between intraand interlayer states are introduced as the source of coupling between two-dimensional CuO2 layers. This type of processes effectively leads to the nonlinear (quadratic) interaction of intralayer electrons withc-axis phonons. We construct the Eliashberg equations for the resulting Hamiltonian and evaluate the superconducting transition temperatureT c. Our model calculation demonstrates that a pronounced enhancement ofT c in thed-wave channel is possible. The largest enhancement ofT c tends to take place for small hole concentrations. This means that the coupling toc-axis phonons could compete with two-dimensional correlations responsible for the onset of antiferromagnetic order. It is remarkable that the two-dimensional features in the normal state are hardly affected by this specific interlayer interaction. Therefore,c-axis two-phonon-mediated interlayer coupling can cooperate with interlayer pair tunneling and substantially contribute to an increased pairing.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 28
    ISSN: 1573-0727
    Keywords: Built-in self-test ; compact testing ; fault coverage ; fault simulation ; signature analysis ; multiple signature analysis
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract In this article, a strategy based on the use of intermediate signatures is proposed that enables the exact fault coverage of compact testing schemes to be determined in a feasible computation time. Two models to predict fault simulation time, a fault simulator dependent and independent model, are developed and used by a dynamic programming based algorithm to find the optimal scheduling of the signatures with respect to the total simulation time. Simulation results for both models are then presented demonstrating the feasibility of the proposed strategy.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 29
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 8 (1995), S. 227-231 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; superconducting dual-mode resonator ; superconducting thin film ; superconducting microwave device ; pulsed laser deposition
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We report, for the first time to our knowledge, a clear resonant peak split in the range of 7.7–9.7 GHz in a perturbed dual-mode disk-type resonator (DMDR) made of YBa2Cu3O7−x (YBCO) superconducting thin film on MgO substrate. Epitaxial YBCO superconducting thin films were grown on (100) MgO substrates by pulsed laser deposition technique. The critical temperature of superconducting thin film on MgO substrate was 85 K. Superconducting dualmode disk resonators were designed by microwave design software, EEsof, and patterned by photolithography and a wet-etch process. The unloaded quality factor (QUL) of the superconducting DMDR was found to be 1,312 at 77 K. We believe this type of DMDR can be utilized for dual-mode resonator-based filters for satellite communications.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 30
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 8 (1995), S. 135-141 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; two-dimensional Hubbard model ; Eliashberg equations
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We address the problem of anisotropic superconductivity in the two-dimensional Hubbard model. The Eliashberg equations have been generalized to the case which accounts for the anisotropy of the order parameter. Strong local correlations are treated within the mean field slave boson approximation. The superconducting transition temperatureT c is evaluated as a function of the occupation number. Our results indicate that thed-wave state is the most likely channel for superconductivity for small concentration of holes. We have also derived an approximate analytical formula forT c valid for any value of the occupation number. In addition, the influence of strong correlations on the electron-phonon coupling function is also discussed.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 31
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; superconducting gap ; phonons ; reflectivity spectra ; alloys
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We report a reflectivity study of thez-polarized TO-phonons of Pr x Y1−x Ba2Cu4O8 and YBa2−y Sr y Cu4O8 alloys in the temperature range 10–300 K. Anomalies of the frequency and linewidth of the plane-oxygen vibration atω∼300 cm−1 due to the opening of the superconducting gap are found to occur upon crossing the superconducting transition temperatureT c . Phonon self-energy effects are strongly dependent onT c , providing evidence for a relative shift of the gap with respect to the energy of phonon.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 32
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 7 (1994), S. 1-7 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; compound synthesis ; pressure effect
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract Our recent systematic examination of the pressure effect on high-temperature superconductors revealed that the highest achievable superconducting transition temperature (T c) in the layered cuprates may lie between ∼150 and ∼180 K. We propose that the newly discovered Hg-Ba-Ca-Cu-O (HBCCO) compound system may be one of the most promising candidates for such a high-T c superconductor, because of the possible large range of modulation doping associated with the linear oxygen coordination of divalent Hg in HBCCO. A record-high magnetically determined transition at 135 K with a zero resistivity at 134 K has been obtained by us in HgBa2Ca2Cu3O8+δ . TheT c of HgBa2Ca2Cu3O8+δ was found to increase continuously with pressure at an increasing rate up to ∼17 kbar without any sign of saturation. The thermo-power shows an underdoped characteristic. These observations suggest that theT c of HBCCO can be further enhanced with proper modulation doping without inducing any structural instabilities. The results together with the synthesis steps of HBCCO are summarized and discussed.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 33
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 7 (1994), S. 459-461 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; surface impedance ; pairing state
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The low temperature behavior of the microwave surface resistanceR s and the penetration provides information on the pairing state. Fully oxygenated films with low de-resistivity in the normal state exhibit an exponential temperature dependence corresponding to values of the energy gap up to 10 meV. For oxygen deficient films a linearR s(T) was observed, similar to single crystals. This can be explained qualitatively by induced superconductivity in the copper-oxygen chains.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 34
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 4 (1993), S. 131-135 
    ISSN: 1573-0727
    Keywords: Gate delay fault ; fault simulation ; robust test ; sequential circuit
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This article proposes a 7-valued logic appropriate for test generation and fault simulation, in the area of robust tests for gate delay faults, and a straightforward simulation strategy for sequential circuits. It is shown that a purely qualitative logic of robust testing is inadequate for circuits with edge-triggered flip-flops. The relation between the 7-valued logic and the similar logic proposed before by Smith, Schulz et al., and Lin and Reddy are discussed.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 35
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 4 (1993), S. 255-265 
    ISSN: 1573-0727
    Keywords: Critical path tracing ; fault simulation ; parallel pattern simulation ; single fault propagation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We present a fast fault simulation algorithm for combinational circuits which combines parallel pattern evaluation and critical path tracing. When the number of faults is large, our algorithm exploits the full advantages of critical path tracing. As fault dropping progresses, the overhead for critical path tracing surpasses its advantages. On the other hand, the efficiency of Parallel Pattern Single Fault Propagation (PPSFP) increases rapidly since relatively few undetected faults remain, and they tend to be inactive. To avoid the overhead of critical path tracing and achieve the advantages of PPSFP, dynamic update of node classes is used to produce a smooth transition from critical path tracing to PPSFP. By using this approach, we get high performance for both small and large numbers of test patterns. Also, preprocessing related to structure analysis is avoided while achieving almost all of its advantages.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 36
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 6 (1993), S. 243-246 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; flux pinning ; flux motion
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract Measurements on the temperature and frequency dependence of the complex ac susceptibility of sintered Y1.01Ba1.95Cu2.97O x are reported. The data are used to obtain the flux-creep activation energies at the grain boundaries in the characteristic frequency band. The found nonlinear frequency dependence of these energies can be approximated differently in the low, characteristic, and high frequency bands. The relaxation frequency of thermal fluctuation of the vortex lattice (2πΓ ∼ 3×104 Hz) and the surface current density (J s=0–10 A/cm2) have been estimated.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 37
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; microwave cavities ; sample surface impedance
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract We used a dielectric resonator technique for highly sensitive measurements of the temperature dependence of the microwave surface resistanceR s of 1×1 cm2 superconducting films at 18.7 GHz. It consists of a sapphire disc positioned on the film under investigation within a copper cavity which is acting as a radiation shield. In the TE01δ oscillation mode the highly reproducible quality factor of about 105 results in a sensitivity of ±50μΩ forR s measurements. The temperature dependence ofR s can be measured up to values as high as 1 Ω. We have investigated several YBa2Cu3O7 thin films prepared by high oxygen pressure d.c. sputtering on LaAlO3 and NdGaO3. Our best films exhibit a pronounced nonlinear behavior of the d.c. resistivityρ(T) withρ(300K)/ρ(100K) values of about 3.7. Those films show, besides the initial fall-off just belowT c , a further strong decrease ofR s at low temperatures. This was observed both at 18.7 GHz and 87 GHz, as measured by a conventional cavity end plate replacement technique. ForT≪Tc/2 these films exhibit an exp (−αT c/T) dependence ofR s withα-values around 0.4. These observations may be explained by a superconducting energy gap with 2Δ/kT c≈0.8 for charge carriers localized in the CuO chains for YBa2Cu3O7.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 38
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 3 (1992), S. 197-205 
    ISSN: 1573-0727
    Keywords: Bridging faults ; fault models ; fault simulation ; test invalidation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Dynamic effects in the detection of bridging faults in CMOS circuits are taken into account showing that a test vector designed to detect a bridging may be invalidated because of the increased propagation delay of the faulty signal. To overcome this problem, it is shown that a sequence of two test vectors 〈 T 0, T 1 〉, in which the second can detect a bridging fault as a steady error, can detect the fault independently of additional propagation delays if T0 initializes the faulty signal to a logic value different from the fault-free one produced by T 1. This technique can be conveniently used both in test generation and fault simulation. In addition, it is shown how any fault simulator able to deal with FCMOS circuits can be modified to evaluate the impact of test invalidation on the fault coverage of bridging faults. For any test vector, this can be done by checking the state of the circuit produced by the previous test vector.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 39
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 5 (1992), S. 403-416 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; antennas ; multiport antennas ; electrically small antennas ; microwave switches
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The low radio frequency (r.f.) losses in epitaxial HTS thin films allow the realization of novel antenna structures which have to be excluded in conventional antenna techniques with normal conductors because of the highly reduced radiation efficiency. Thus, the design of miniaturized but nevertheless highly efficient antennas down to a lower limit determined by both the required order of radiation pattern and the frequency bandwidth becomes possible. For a bandwidth of more than about 1%, a considerable margin for a size reduction below the “critical size” is restricted to the case of electrically small antennas and of superdirective antennas with a relatively low order of the radiation pattern, e.g. antennas with a beam of less than 15 dB maximum gain. If the size approaches the lower limit, the antennas show a sharp bandpass frequency response. This is demonstrated by means of experimental results for a novel HTS meander antenna. These bandpass characteristics can be utilized in compact multiport antenna systems in order to decouple subantennas for adjacent frequency bands. Besides the low losses in HTS's, their nonlinear properties can be used in order to realize current-controlled HTS switches for antenna systems.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 40
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 5 (1992), S. 431-435 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; X-band cavity ; Tl-based superconducting films ; metallic substrates
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract A nonplanar X-band cavity amenable to coating with high-temperature superconducting films by conventional physical vapor deposition processes has been designed, fabricated, and tested. The cavity geometry resembles a symmetric clamshell configuration. It consists of two truncated cones joined at their bases. The specific dimensions of the cavity were calculated using the SUPERFISH computer code. Cavities were constructed using a silver-based alloy, Consil 995. The separate cavity sections were coated with Tl-based high-temperature superconducting material using a two-step deposition and annealing process. The unloaded Q values for this coated clamshell cavity are 66,000 and 105,000 at 77 and 20 K, respectively.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 41
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; multiplexer ; narrow-band filter ; circulator ; high-Q spiral resonator
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The application of high-temperature superconducting thin films to microwave systems is expected to lead to major volume and weight savings as well as improved performance. To take full advantage of the properties that the new materials have to offer and justify the additional cooling equipment that accompanies the introduction of superconductivity, many HTS components will have to be integrated. In this paper some of the key microwave circuits that show great promise in this respect, such as multiplexers, circulators, and very narrowband filters, will be discussed and experimental results presented.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 42
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 2 (1991), S. 181-190 
    ISSN: 1573-0727
    Keywords: bridging faults ; CMOS circuits ; critical path analysis ; fault simulation ; stuck-open faults
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This work presents a technique to correctly deal with non-stuck-at faults in FCMOS circuits making use of complex macrogates. This method can be applied to any gate-level fault simulator providing, for each line of the circuit, the observability status that is directly related to that of individual devices in the actual macrogate implementation. Conductance conflicts are correctly solved to detect bridgings and transistors stuck-on. Fault coverage results are presented and discussed for two typical FCMOS circuits. Results obtained on all ISCAS benchmarks show that the time required for the fault simulation of CMOS faults is comparable to that of stuck-ats.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 43
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 2 (1991), S. 135-151 
    ISSN: 1573-0727
    Keywords: behavior model ; fault coverage correlation ; fault model ; fault simulation ; stuck-at fault
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract A critical aspect of digital electronics is the testing of the manufactured designs for correct functionality. The testing process consists of first generating a set of test vectors, then applying them as stimuli to the manufactured designs, and finally comparing the output response with that of the desired response. A design is considered acceptable when the output response matches the desired response and is rejected otherwise. Fundamental to the process of test vector generation is the assumption of an underlying fault model that is a model of the failures introduced during manufacture. The choice of the fault model influences the accuracy of testing and the computer CPU time required to generate test vectors for a given design. The most popular fault model in the industry today is the single stuck-at fault at the gate level that requires exorbitantly large CPU times for moderately complex digital designs. This article introduces new high-level behavior fault models that are associated with high-level hardware descriptions of digital designs. The derivation of these faults is based on the failure modes of the language constructs of the high-level hardware description language. Behavior faults include multiple input stuck-at faults and this article also reasons the nature of test vectors for such faults. The potential advantages of behavior fault modeling include early estimates of fault coverage in the design process prior to the synthesis of the gate-level representation of the design, faster fault simulation, and results that may be more comprehensible to the high-level architects. The behavior-fault-modeling approach is evaluated through a study of correlation of the results of behavior fault simulation of several representative digital designs with the results of gate-level single stuck-at fault simulation of equivalent gate-level representations.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 44
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 2 (1991), S. 191-203 
    ISSN: 1573-0727
    Keywords: Bayesian estimation ; confidence level ; fault simulation ; sampling
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This article emphasizes simulation-based sampling techniques for estimating fault coverage that use small fault samples. Although random testing is considered to be the primary area of application of the technique it is also suitable for estimating the fault coverage of nonrandom tests based on specific fault models. Especially for fault coverages exceeding 95%, it is shown that a precise estimate can be obtained using a fault sample of only 500 faults. The estimation is based on a binomial approximation of the probability density of the sample fault coverage. Using Bayes statistics an estimate is obtained whose accuracy is a linear function of the sample size if the fault coverage approaches 100%. The sample size is independent of the circuit size, thus making fault sampling particularly interesting for the fault simulation of ULSI designs due to the resulting reduction of the time complexity of fault simulation from O(N 2) to O(N).
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 45
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 1 (1991), S. 275-286 
    ISSN: 1573-0727
    Keywords: fault simulation ; robust tests ; stuck-open faults ; test generation algorithms
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract Tests for stuck-open faults in static CMOS circuits consist of a sequence of two input vectors. Such test-pairs may be invalidated by delays in the circuit. Test-pairs that are not invalidated by delays in the circuit are known as robust test-pairs. We present a six-valued logic system Ω = {0, 1, r, f, 0h, 1h}. We show how Ω differs from a number of other logic systems that have been proposed for test generation. This logic system abstracts the important aspects of the transition behavior of the circuit, on application of an input pair, that is necessary to characterize robust test-pairs for stuck-open faults. This characterization of robust test-pairs is used to derive: (i) an algorithm for determining if a given test-pair is a robust test-pair for a given stuck-open fault or not; and (ii) a simplified algorithm for computing a robust test-pair for a stuck-open fault. The resulting algorithm for computing robust tests for stuck-open faults can be implemented by minor modifications to test generation algorithms for stuck-at faults.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 46
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 1 (1990), S. 7-13 
    ISSN: 1573-0727
    Keywords: fault simulation ; sequential circuits ; test generation
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract A new fast fault simulation algorithm called differential fault simulation, DSIM, for synchronous sequential circuits is described. Unlike concurrent fault simulation, for every test vector, DSIM simulates the good machine and each faulty machine separately, one after another, rather than simultaneously simulating all machines. Therefore, DSIM dramatically reduces the memory requirement and the overhead in the memory management in concurrent fault simulation. Also, unlike serial fault simulation, DSIM simulates each machine by reprocessing its differences from the previously simulated machine. In this manner, DSIM is more efficient than serial fault simulation. Experiments have shown that DSIM runs 3 to 12 times faster than an existing concurrent fault simulator. In addition, owing to the simplicity of this algorithm, DSIM is very easy to implement and maintain. An implementation consists of only about 300 lines of “C” language statements added to the event-driven true-value simulator in an existing sequential circuit test generator program, STG3. Currently DSIM uses the zero-delay timing model. The addition of alternative delay models is under development.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 47
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 1 (1990), S. 139-149 
    ISSN: 1573-0727
    Keywords: fault simulation ; multilevel simulation ; testing ; VLSI design
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This article discusses an approach for hierarchical multilevel fault simulation for large systems described at the transistor, gate, and higher levels. The approach reduces the memory requirement of the simulation drastically, thus allowing the simulation of circuits that are too large to simulate at one flat level on typical engineering workstations. This is achieved by exploiting the regularity and modularity found in a hierarchical circuit description that contains many repeated substructures. The hierarchical setup also allows flexible multilevel simulation: behavioral models can replace subcircuits at any level of the hierarchy for accelerated simulation. The simulation algorithms are at the switch level so that general MOS digital designs with bidirectional signal flow can be handled, and both stuck-at and transistor faults are treated accurately. The approach has been implemented in the hierarchical logic and fault simulation system, CHAMP, that runs under UNIX on SUN-3 and SUN-4 workstations. It has been used successfully for simulating and fault grading a large commercial microprocessor.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 48
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 1 (1990), S. 183-189 
    ISSN: 1573-0727
    Keywords: D-algorithm ; fault simulation ; fault target switching
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We describe an extended selection of switching target faults in the CONT algorithm. The main difficulty in test generation is the conflict that arises in the process of determining the signal values due to reconvergent fanouts. Conventional approaches for test generation change a signal value, which causes conflicts to another possible choice for backtracking. In the CONT algorithm, a strategy of switching target fault was proposed as a new backtracking mechanism. In this method, the target fault is switched to a new target fault instead of making an alternative assignment on the primary input value when a conflict occurs. A disadvantage of the CONT algorithm is that unjustified lines exist in the process of test generation. These unjustified lines make the procedure of switching targets complicated and restrict the possible choice in selecting the new target fault. In the new version of CONT, called CONT-2, we have removed the unjustified lines in the process of test generation and have extended to two target-fault types for switching targets. Implementing CONT-2 by a Fortran program, ISCAS85 benchmark circuits are examined. Experiments on a combined system with fault simulation followed by CONT-2 are also presented.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 49
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 1 (1990), S. 183-189 
    ISSN: 1573-0727
    Keywords: D-algorithm ; fault simulation ; fault target switching
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract We describe an extended selection of switching target faults in the CONT algorithm. The main difficulty in test generation is the conflict that arises in the process of determining the signal values due to reconvergent fanouts. Conventional approaches for test generation change a signal value, which causes conflicts to another possible choice for backtracking. In the CONT algorithm, a strategy of switching target fault was proposed as a new backtracking mechanism. In this method, the target fault is switched to a new target fault instead of making an alternative assignment on the primary input value when a conflict occurs. A disadvantage of the CONT algorithm is that unjustified lines exist in the process of test generation. These unjustified lines make the procedure of switching targets complicated and restrict the possible choice in selecting the new target fault. In the new version of CONT, called CONT-2, we have removed the unjustified lines in the process of test generation and have extended to two target-fault types for switching targets. Implementing CONT-2 by a Fortran program, ISCAS85 benchmark circuits are examined. Experiments on a combined system with fault simulation followed by CONT-2 are also presented.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 50
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 3 (1990), S. 201-209 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; specific heat ; lanthanum copper oxides ; linear term
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract In this report I will summarize the results of an extensive review of the low-temperature specific heat of the La-based high-temperature superconductors, withT c between 30 and 40 K, and the related nonsuperconducting compound La2CuO4. There have been two previous studies by Fisheret al. [1] and Fischeret al. [2] which also reviewed the low-temperature specific heat of these materials. This work was undertaken to extend a similar study of the 90 K superconductor YBa2Cu3O7−δ which we recently completed [3]. This review will focus exclusively on the low-temperature specific heat and will update the previous studies by including recent results.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 51
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; microwave surface impedance ; Tl-based superconducting films ; metallic substrates ; field dependence of surface resistance
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract Microwave surface resistance (R s ) measurements on large-area (11.4 cm2) Tl-based films deposited onto Ag (Consil 995) substrates have been made at a frequency of 18 GHz as a function of temperature. Deposition onto unoriented Ag substrates yields unoriented films characterized byR s values of 8.2 and 33.6 mΩ at 10.6 and 77 K, respectively. In contrast, similar deposition onto oriented Ag substrates yields oriented films with values of 12.6 and 14.6 mΩ at 11.2 and 77 K, respectively; corresponding Cu values are 9 and 21 mΩ. Additionally, it is found that the dependence ofR s on microwave surface magnetic fieldH s is weaker for the oriented films. These results suggest that the effect of orienting thec-axis in Tl films is twofold: (1) the high-frequency superconducting transition is made considerably sharper, resulting in a lowerR s value at 77 K, and (2) the rate of increase inR s with appliedH s is reduced. Both effects have significant ramifications for the potential application of these materials to high-frequency accelerating cavities.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 52
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 3 (1990), S. 297-304 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; microwave cavities ; sample surface impedance
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract A description of cavities used in the study of the microwave properties of the high-temperature superconductors is followed by a lumped-circuit analysis of the coupling of transmission lines and resonators. The frequency dependence of the reflected and transmitted microwave power and the character of transient cavity response are analyzed. Techniques are discussed for the introduction of samples of the high-temperature superconductors into microwave cavities. Following a discussion of sample surface impedance and sample geometry factor, the connection between surface resistance and cavityQ is examined as well as the connection between cavity frequency shift and surface reactance. Measurement techniques that utilize reflected or transmitted power or transient response are described.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 53
    Electronic Resource
    Electronic Resource
    Springer
    Journal of superconductivity 3 (1990), S. 287-296 
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; antennas ; electrically small antennas ; antenna feed networks ; antenna arrays ; superdirectivity
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract A review of possible applications of high-temperature superconductors (HTS) to antennas and antenna feed networks is presented. The frequency range of consideration is 1 MHz to 100 GHz. Three antenna application areas seem appropriate for HTS material. (1)Electrically small antennas and their matching networks: An increase in efficiency is possible for electrically short antennas, but at the expense of bandwidth. Substantial radiated power levels (on the order of kilowatts) can be handled by the best HTS material. Substantial improvement may be realized by making only the matching network of HTS material. (2)Feed and matching networks for compact arrays with enhanced directive gain (superdirective arrays): HTS material should permit such arrays to be fabricated that have high efficiency. (3)Feed networks for millimeter-wave arrays: Low-loss feed networks using HTS microstrip transmission lines give many decibels improvement in gain.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 54
    ISSN: 1572-9605
    Keywords: High-temperature superconductivity ; magnetic penetration depth ; microwave surface impedance
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology , Physics
    Notes: Abstract The microstrip resonator technique is a convenient way to sensitively measure the temperature dependence of the magnetic penetration depth λ(T) in superconducting thin films. Because the method relies on measuring the resonant frequency of a high-Q transmission line resonator at microwave frequencies, one can very precisely measure small changes in λ(T). This technique is applied to studying the low-temperature dependence of λ(T), since that is in principle a measure of the low-lying pair-breaking excitations of the superconductor. We find that the penetration depth in niobium films is consistent with the predictions of weak coupled BCS theory. The low-temperature dependence of λ(T) inc-axis YBa2Cu3O7−δ films can be interpreted as either a weak exponential or as a power law. In addition, the measured value of λ(0) is found to be strongly dependent on the form of the temperature dependence for λ(T) used in fitting the data. Best fits over the entire temperature range are obtained with a BCS temperature dependence having values for 2Δ(0)/k BTc strictly less than 3.5, consistent with our measurements of the temperature dependence of λ(T) at low temperatures in YBa2Cu3O7−δ .
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
Close ⊗
This website uses cookies and the analysis tool Matomo. More information can be found here...