Design of a 10-bit segmented current-steering digital-to-analog converter in CMOS 65 nm technology for the bias of new generation readout chips in high radiation environment

, , , , and

Published 15 January 2016 © 2016 IOP Publishing Ltd and Sissa Medialab srl
, , Topical Workshop on Electronics for Particle Physics Citation G. De Robertis et al 2016 JINST 11 C01027 DOI 10.1088/1748-0221/11/01/C01027

1748-0221/11/01/C01027

Abstract

A new pixel front end chip for HL-LHC experiments in CMOS 65nm technology is under development by the CERN RD53 collaboration together with the Chipix65 INFN project. This work describes the design of a 10-bit segmented current-steering Digital-to-Analog Converter (DAC) to provide a programmable bias current to the analog blocks of the circuit. The main requirements are monotonicity, good linearity, limited area consumption and radiation hardness up to 10 MGy. The DAC was prototyped and electrically tested, while irradiation tests will be performed in Autumn 2015.

Export citation and abstract BibTeX RIS