ALBERT

All Library Books, journals and Electronic Records Telegrafenberg

feed icon rss

Your email was sent successfully. Check your inbox.

An error occurred while sending the email. Please try again.

Proceed reservation?

Export
Filter
  • FPGA  (3)
  • Springer  (3)
  • Blackwell Publishing Ltd
  • Oxford University Press
  • 2000-2004  (3)
Collection
Publisher
  • Springer  (3)
  • Blackwell Publishing Ltd
  • Oxford University Press
Years
Year
  • 1
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 289-299 
    ISSN: 1573-0727
    Keywords: FPGA ; test ; ATPG ; iterative testing
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This paper describes an approach to minimize the number of test configurations for testing the logic cells of a RAM-based FPGA taking into account the configurability of such flexible device. The proposed approach concerns the XILINX 4000 family. On this example of FPGA, a bottom-up test technique is first used to generate test configurations for the elementary modules, then test configurations for a single logic cell, and finally test configurations for the m × m array of logic cells. In this bottom-up technique, it is shown that the key point is the minimization of the number of test configurations for a logic cell. An approach for the logic cell of the XILINX4000 family is then described to define a minimum number of test configurations knowing the test configurations of its logic modules. This approach gives only 5 test configurations for the XILINX4000 family while the previous published works concerning Boolean testing of this FPGA family gives 8 or 21 test configurations.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 2
    Electronic Resource
    Electronic Resource
    Springer
    Journal of electronic testing 16 (2000), S. 513-520 
    ISSN: 1573-0727
    Keywords: VLSI ; FPGA ; test ; ATPG
    Source: Springer Online Journal Archives 1860-2000
    Topics: Electrical Engineering, Measurement and Control Technology
    Notes: Abstract This paper addresses the problem of testing the configurable modules used in the local interconnect of SRAM-based FPGAs. First, it is demonstrated that a n address bit Configurable Interface Multiplexer requires N = 2 n test configurations considering a stuck-at as well as a functional fault model. Second, a logic cell with a set of k input Configurable Interface Modules with n address bits is analyzed and it is proven that the set of CIMs can be tested in parallel making the number of required test configurations equal to N = 2 n . Third, it is shown that the complete circuit i.e. a m × m array of sets of k Configurable Interface Multiplexers with n address bits can be tested with only N = 2 n test configurations using the XOR tree and shift register structures.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
  • 3
    Electronic Resource
    Electronic Resource
    Springer
    Real-time systems 19 (2000), S. 41-60 
    ISSN: 1573-1383
    Keywords: Codesign ; FPGA ; Spring Forming Machine
    Source: Springer Online Journal Archives 1860-2000
    Topics: Computer Science
    Notes: Abstract A new approach to design a high precision real-time control system for a spring forming machine is presented. This system is designed to satisfy the required high motor speed command signal and the product to product tolerance is limited to 0.1%. An innovative variable pulse generation algorithm is proposed for the activation of the motor in order to meet the stringent specifications. Because of the high speed command, software implementation of this algorithm would not be viable as this is intended to be a low cost automation system. To further enhance the system performance, an overall system architecture to incorporate a hardware solution is proposed. This new architecture comprises hardware and software functionality such that the codesign methodology is employed for the partitioning of the design procedures. Within this architecture, software development includes a user-friendly, safety and fault detection facility to improve the human-machine interface. This new precision control system meets the required performance specifications with only two-pieces of 2K gates Field Programmable Gate Array (FPGA) Actel chips are required for the implementation.
    Type of Medium: Electronic Resource
    Location Call Number Expected Availability
    BibTip Others were also interested in ...
Close ⊗
This website uses cookies and the analysis tool Matomo. More information can be found here...